Design Considerations for Low-Voltage On-Board DC/DC Modules for Next Generations of Data Processing Circuits

Michael T. Zhang, Student Member, IEEE, Milan M. Jovanović, Senior Member, IEEE, and Fred C. Lee, Fellow, IEEE

Abstract—By reducing the power supply voltage, a higher speed, lower power consumption, and higher integration density of data processing IC's can be achieved. Presently, a variety of IC's operating from 3.3 V are available. Next generations of IC's are expected to work even with lower voltages, i.e., in the 1–3 V range, to further enhance their speed-power performance. At the same time, during transients these new generations of data IC's will present very dynamic loads with high current slew rates. As a result, they will require point-of-load power supplies in order to minimize the effects of the interconnection parasitics. These on-board power supplies will be derived from the existing voltages available in the system (usually 5 or 12 V), and will be required to have high power densities, high efficiencies, and good transient performance. This paper presents design considerations for these on-board power supplies and discusses their performance limits imposed by various circuit and system parasitics.

I. INTRODUCTION

THE ever-present demands for faster and more efficient data processing have prompted a significant development effort in the area of low-voltage IC's. Currently, 3.3-V IC's are gradually replacing the standard 5-V IC's due to their better speed/power-consumption performance and higher integration densities. However, the 3.3 V is only a transitional stage to IC's with even lower voltages that will not only further improve the speed and reduce the power consumption of IC's but also will enable a direct, single-cell battery operation. It is expected that next generations of the data processing IC's will require power supplies with voltages in the 1–3 V range. At the same time, these circuits are expected to be implemented with advanced power management functions to further reduce the power consumption in order to extend the battery-operation time in portable systems or to facilitate the compliance with various Energy Star ("green power") requirements in office systems.

As the speed of the IC's increases, they are becoming more dynamic loads to their power supplies. Next generations of IC's are expected to exhibit current slew rates of 10 A/μs or even higher during transients. While these slew rates do not pose significant problems for small load changes, they represent a major problem for large load changes that are usually encountered in systems with power management when the system makes transition from the active mode to the sleep mode and vice versa. In this case, parasitic impedance of the power supply connection to the load has a dramatic effect on the power supply voltage. If this impedance is not low enough, the supply voltage may fall out of the required range during the transients. To alleviate this problem, the power supply must be located next to the load (on-board conversion), and decoupling capacitors need to be connected across the load. However, no matter how close the power supply is placed to the load (i.e., a microprocessor), a certain amount of interconnect parasitics is always present. In addition, the amount of the decoupling capacitance (on-board capacitance) placed across the load (i.e., placed right across the microprocessor pins) is limited by the available space. As a result, the interconnect parasitics and the on-board capacitance values have a major effect on the performance of the dc/dc on-board converters [1].

The described dc/dc, on-board modules will be powered up from the voltages that already exist in the system and that are used for supplying other parts of the systems, for example, disk drives (12 V or 5 V) or the logic circuits operating from higher voltage (5 V). Since the board real estate is relatively expensive, the on-board converters have to have high-power densities and also have to operate with high efficiencies. These requirements, along with the limitations imposed by the high slew-rate of the load and a required tight load-regulation range, usually ±5%, pose very serious design challenges.

In this paper, design considerations for dc/dc, on-board module performance optimizations are discussed. A thorough study of the effect of the interconnect parasitics as a function of the on-board capacitance value, load slew-rate, and voltage regulation range is presented. In addition, the selection guidelines for the switching frequency, input voltage, and control-loop bandwidth are defined.

II. TRANSIENT LOAD ANALYSIS

A typical structure of a microprocessor power system is shown in Fig. 1. The processor, which is represented by a current source $i_L$, is powered up from a power supply with regulated output voltage $V_o$. To reduce the effect of the interconnect inductance $L_{interc}$ between the output of
the power supply and the processor, decoupling capacitance $C_{\text{decoup}}$ is placed right across the processor power supply pins.

The most dramatic load transients occur in the processor transition from the sleep mode to the active mode and vice versa, as illustrated in Fig. 2. In the sleep mode, the processor draws a relatively small current (typically, $\leq 1$ A); whereas it draws a substantially larger current when it operates in the active mode (typically, $\geq 10$ A). Moreover, the transition between the sleep and active modes occurs in a very short period of time, resulting in extremely high slew rates $dI_L/dt$. According to some preliminary estimates, processor current slew rates are expected to be in the 10–100-A/μs range, for processors operating at around 100 MHz and above. Generally, faster current slew rates are expected in high-speed processors that require lower supply voltages.

In addition to high slew rates, the new generations of microprocessors will require a tight regulation of the output voltage, typically ±5% or better. This output-voltage regulation spec will also be required to be met during the sleep-to-active mode (and vice versa) transients. Table I summarizes the output-voltage regulation ranges for different nominal output voltages and for output-voltage set accuracy of 0% (ideal) and ±1%.

As can be seen from Table I, while the regulation band for the 3.3-V output with ideal output-voltage set accuracy is ±165 mV around the nominal voltage, it is only ±60 mV for the 1.2-V output. For the output-voltage set accuracy of ±1% the regulation band for 3.3-V output is reduced to 132 mV, whereas it is only ±54 mV for the 1.2-V output.

Due to the high load-current slew rates and relatively narrow regulation ranges, the values of parasitic interconnect inductance $L_{\text{interc}}$ and decoupling capacitance $C_{\text{decoup}}$ have the decisive influence on the regulation performance of processor voltage $V_o$ during transients. As illustrated in Fig. 3, for the 1.8-V output and 100-A/μs load-current slew rate from 1 A to 20 A, a relatively small inductance (3 nH) requires an extremely large decoupling capacitance (100 μF) to keep the output voltage during the transients within the regulation spec. Since the decoupling capacitance needs to be as close as possible to the power-supply pins of the processor to minimize the inductance from the decoupling caps to the processor pins, the best arrangement is to place the decoupling caps in the processor-socket cavity [2]. However, the amount of capacitance that can be placed in the cavity is limited by the available cavity space. As a result, it is of the utmost importance to minimize interconnect inductance $L_{\text{interc}}$ so that smaller decoupling capacitance can be used. The minimization of the interconnect inductance will be especially important for processor operating from lower voltages, not only because they would posses higher slew rates but also because they would generally draw more current. For example, 3.3-V processors require less than 10 A, while 1.2-V processors will very likely require more than 20 A.

To quantify the output-voltage deviation (i.e., the difference between the peak voltage during the transient and the nominal voltage as defined in Fig. 3), $\Delta V_L$, during load transients as a function of interconnect inductance $L_{\text{interc}}$, decoupling capacitance $C_{\text{decoup}}$ and its ESR and ESL, and the processor current slew rate, PSPICE simulations of the circuit in Fig. 1 were performed. In the simulations, it was assumed that the power supply output capacitance is large enough to be considered a constant voltage source. It should be noted that this approximation is valid only during a very short period of time (i.e., several periods $T_{\text{res}} = 2\pi \sqrt{L_{\text{interc}}C_{\text{decoup}}}$ of the $L_{\text{interc}}$-$C_{\text{decoup}}$ resonant circuit), immediately after the load transition of the sleep-to-active or the active-to-sleep modes. The accuracy of this approximation and the time interval it holds are primarily dependent on the size of output-filter capacitor of the power stage $C_F$. Generally, for times longer than several $T_{\text{res}}$, the output-filter-capacitor voltage $V_o$ cannot be considered constant because of a finite energy stored in $C_F$. In fact, when voltage $V_o$ starts changing, the control loop of the power supply will respond so that the output voltage regulation is maintained with the new load current. Therefore, the transient response of $V_o$ during the time after several $T_{\text{res}}$ is mainly dependent on the power stage output filter ($C_F$, $L_F$) characteristics and the control-loop dynamics. However, as will be discussed in the next section, for a properly designed power stage, voltage deviation $\Delta V_L$ is determined by the initial voltage change immediately after the load-current transition which is governed by the $L_{\text{interc}}$-$C_{\text{decoup}}$ response.

Fig. 4 shows the obtained output-voltage deviations during 20-A load transients with a load slew rate of 10 A/μs as func-
Fig. 3. Typical processor waveforms during transients. (a) Current transients. (b) Transient voltage over regulation specifications. (c) Transient voltage within regulation specifications.

Fig. 4. Voltage deviation $\Delta V_L$ as a function of interconnect inductance $L_{\text{inter}}$ for slew rate $= 10 \text{ A/}\mu\text{s}$, $I_L = 20 \text{ A}$, ESL = 0, ESR = 10 m$\Omega$ and 1 m$\Omega$.

Fig. 5. Voltage deviation $\Delta V_L$ as a function of interconnect inductance $L_{\text{inter}}$ for slew rate $= 100 \text{ A/}\mu\text{s}$, $I_L = 20 \text{ A}$, ESL = 0, ESR = 10 m$\Omega$ and 1 m$\Omega$.

capacitor $C_{\text{decoup}}$ because a certain amount of time is needed to change the current through interconnect inductance $L_{\text{inter}}$ to the new steady-state value. The step change in the decoupling capacitor current produces an initial voltage drop, $\Delta V_L(\text{ESR})$, on the ESL of the decoupling capacitor which is proportional to current step $\Delta I_L$, i.e.,

$$\Delta V_L(\text{ESR}) = -\text{ESR} \cdot \Delta I_L. \quad (1)$$

It should be noted that if $\Delta I_L$ is positive (sleep-mode to active-mode transition), $\Delta V_L(\text{ESR})$ is negative, and vice versa, as can be seen in Fig. 3.

After the initial voltage change due to the voltage drop on the ESL of the decoupling capacitor, the further change of the voltage is caused by the resonance between $L_{\text{inter}}$ and $C_{\text{decoup}}$. The amplitude of this resonance is determined by the current step $\Delta I_L$, the values of $L_{\text{inter}}$ and $C_{\text{decoup}}$, and the
Q-factor of the $L_{\text{interc}}$-$C_{\text{decoup}}$ circuit defined as

$$Q = \frac{1}{\text{ESR}} \sqrt{\frac{L_{\text{interc}}}{C_{\text{decoup}}}}.$$ (2)

The total voltage deviation $\Delta V_L$ is the sum of the initial voltage drop on the ESR, $\Delta V_L(\text{ESR})$, and the amplitude of the voltage resonance, $\Delta V_L(\text{RES})$, as indicated in Fig. 3. Since for a given decoupling capacitance (given $C_{\text{decoup}}$ and ESR), smaller interconnect inductance $L_{\text{interc}}$ results in lower Q-factors, the dominant component in the voltage deviation is the voltage drop on the ESR [3]. As a result, for relatively small $L_{\text{interc}}$, the voltage deviations are smaller for smaller ESR of the decoupling capacitor. As can be seen from Figs. 4 and 5, for ESR = 1 m$\Omega$ voltage deviations $\Delta V_L$ are smaller than the corresponding deviations for ESR = 10 m$\Omega$ (the dashed curves are above the solid curves). However, for larger values of $L_{\text{interc}}$ (e.g., 10 nH for $C_{\text{decoup}}$ = 100 $\mu$F and > 100 nH for $C_{\text{decoup}}$ >1000 $\mu$F in Fig. 5), the voltage deviations for ESR = 10 m$\Omega$ are smaller compared with those for ESR = 1 m$\Omega$ (the dashed curves are below the solid curves). Namely, for larger $L_{\text{interc}}$, the Q-factor increases to the point where the amplitude of the resonant component of $\Delta V_L$ dominates the ESR-drop component.

The effect of the equivalent series inductance (ESL) of the decoupling capacitor is shown in Figs. 6 and 7. Fig. 6 shows the effect of the 1-nH ESL, while Fig. 7 shows the same effect for an ESL of 5 nH. As can be seen from Figs. 6(a) and 7(a), the influence of small ESL's on the magnitude of $\Delta V_L$ for the load-current slew rate of 10 A/$\mu$s is insignificant (the dashed and solid lines coincide or are close to each other). However, for the load-current slew rate of 100 A/$\mu$s, the effect of the ESL is much more pronounced, as can be inferred from Figs. 6(b) and 7(b). Moreover, for small decoupling capacitors (<10 $\mu$F), the presence of the ESL reduces $\Delta V_L$ (regions in Figs. 6(b) and 7(b) where the dashed curves are above the solid curves). However, for $C_{\text{decoup}}$ = 100 $\mu$F, the ESL significantly increases $\Delta V_L$ (regions with the dashed curves below the solid curves).

By combining the allowable regulation band from Table I with the data presented in Figs. 6 and 7, the maximum interconnect inductance for given decoupling capacitance and output voltage and for given load-current transient slew rate can be determined. Table II summarizes the estimated values of $L_{\text{interc}}^\text{max}$, assuming ±1% output-voltage set accuracy and decoupling capacitance with an ESR of 10 m$\Omega$ and ESL of 1 nH.

As can be seen from Table II, for the current slew rate of 10 A/$\mu$s an interconnect inductance in the range of 5 nH (for 1.2-V output) to 25 nH (for 3.3-V output) is needed to keep the voltage deviations within the specifications even for a relatively large on-board capacitance of 2000 $\mu$F. Because of the requirement for the extremely low interconnect inductance (note that 1 inch of wire typically has 10–20 nH of inductance, depending on the diameter), the multiple-output, centralized power supplies cannot be used to power up directly the next generations of microprocessor that posses high current slew rates during load transients, since they usually use relatively long interconnect cables. The only viable approach is to use on-board power conversion which allows the placement of an on-board converter module next to the processor. While this approach can certainly work well with processors exhibiting current slew rates in the several tens of A/$\mu$s range, it may not be viable for the slew rates approaching and exceeding 100 A/$\mu$s. As can be seen from Table II, for the slew rate of 100 A/$\mu$s, the maximum allowed interconnect inductance for $C_{\text{decoup}}$ = 2000 $\mu$F is below 2 nH for processors requiring 2.9 V or lower supply voltage. Because of the physical separation of the processor and the associated on-board converter, this low inductance is practically unattainable. The only solution to this problem might be the integration of the converter and the processor in the same package (in-package conversion) or even on the same silicon chip (on-chip conversion).

Generally, the interconnect inductance of two parallel conductors carrying uniform current in opposite directions can be
approximated as [4]

\[ L_{\text{inter}} \approx \frac{\mu L}{\pi} \ln \left( \frac{2D}{d} \right) \]  

(3)

where \( L \) and \( d \) are length and diameter of the connecting wires and \( D \) is the spacing between the wires. Therefore, to minimize the parasitic interconnect inductance, it is necessary to use wide, short copper strip (foil) to connect the processor right next to the dc/dc module.

The voltage deviation \( \Delta V_L \) can be somewhat reduced by the conventional damping scheme shown in Fig. 8. The voltage waveform with damping is shown in Fig. 9. Compared with Fig. 3(b), it can be seen that the ringing of the voltage after the initial peak is significantly reduced, but the initial peak is almost unaffected. Thus, when dealing with high current slew rates, the only effective method of reducing \( \Delta V_L \) is to minimize the interconnect inductance.

### TABLE II

<table>
<thead>
<tr>
<th>( C_{\text{group}} ) [( \mu F )]</th>
<th>( V_L ) (V) Slew Rate = 10 A/( \mu )s</th>
<th>( V_L ) (V) Slew Rate = 100 A/( \mu )s</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>3.3</td>
<td>2.9</td>
</tr>
<tr>
<td>3</td>
<td>8.0</td>
<td>7.0</td>
</tr>
<tr>
<td>10</td>
<td>9.0</td>
<td>8.0</td>
</tr>
<tr>
<td>100</td>
<td>13</td>
<td>11</td>
</tr>
<tr>
<td>1000</td>
<td>25</td>
<td>16</td>
</tr>
<tr>
<td>2000</td>
<td>25</td>
<td>16</td>
</tr>
</tbody>
</table>

III. DESIGN CONSIDERATIONS FOR ON-BOARD MODULES

The block diagram of the typical complete power system for the next generations of computers is shown in Fig. 10. The dc/dc on-board module, which provides power to the microprocessor, is supplied by one of the outputs of the offline, multiple-output power supply that is used to provide power to disk drive(s) (12-V output) and data processing circuits that require 5-V supply. Since this power supply is connected to the motherboard by relatively long cables, its inductance \( L_{\text{cab}} \) is decoupled with capacitor \( C_{\text{dec}} \). As explained in the previous section, interconnect inductance \( L_{\text{inter}} \) between the dc/dc module and the microprocessor needs to be decoupled with capacitance \( C_{\text{board}} \) that is placed in the processor cavity. Note that \( C_{\text{board}} \) in Fig. 10 is the same capacitance as \( C_{\text{decomp}} \) in Fig. 1.

Since the galvanic isolation is provided by the transformer of the off-line power supply, the dc/dc on-board module does not need to be isolated. Consequently, the simplest, nonisolated step-down topology—the buck converter—can be used to implement the dc/dc on-board module. Because the motherboard real estate is relatively expensive, the area of the on-board module needs to be minimized. Generally, the required size, i.e., power density, can be achieved by increasing the switching frequency so the size of the filter components is reduced. With today's semiconductor and magnetic components, the optimum switching-frequency range is from 300 kHz to 1 MHz. At frequencies exceeding 1 MHz, the conversion efficiency may suffer due to excessive semiconductor losses (including gate-drive losses) and losses in the magnetic components (including the copper losses). If efficiency is not high enough, it may not be possible to
package the converter in the desired size due to thermal problems.

It should be noted that high efficiency in the entire load range, i.e., from sleep mode to active mode, is also a requirement for the dc/dc on-board modules. While efficiency at full power (active mode) is required to achieve high power density because of reduced heat dissipation, at low power (sleep mode), high efficiency helps in meeting the EPA Energy Star requirements [5].

The circuit diagram of the buck converter power stage, along with the voltage-feedback control, is shown in Fig. 11. In addition, Fig. 12 shows the magnitude Bode plots of the power stage control-to-output small-signal transfer function, the error-amplifier (EA) transfer function, and the open loop gain. The positions of the poles and zeros of the EA compensation are determined such that the converter meets the desired stability and dynamics (bandwidth) specifications [6]. It should be noted that in practical designs the crossover frequency of the loop gain (which can be changed by the gain of the EA) is kept below approximately 1/5 of the switching frequency, although its theoretical limit is 1/2 of the switching frequency. Also, the power stage dynamic is essentially that of the output filter.

As mentioned in the previous section, except for a very brief time interval right after the load current transition, the output voltage transient deviation is governed by the output-filter and the EA dynamics, i.e., the loop bandwidth. In addition, due to the damping in the resonant $L_{inter}$-$C_{de-coupl}$ circuit, the influence of its parasitic oscillations on the $V_L$ waveform.
up transient the output current has to be initially drawn from the output capacitor $C_F$ because the inductor current cannot be charged as fast as the load current changes, as shown in Fig. 14.

Since the output voltage variation is very small (<5%), the inductor current charging slope is

$$\frac{di_F}{dt} \approx \frac{V_{in} - V_L}{L_F}$$

where $L_F$ is determined by current ripple spec $\Delta I_F$, i.e.,

$$L_F = \frac{V_L(1 - D)T_s}{\Delta I_F}.$$  \hspace{1cm} (5)

The charging time $T_{chg}$ required for the output-filter inductor current to ramp up from 0 to $I_L$ is

$$T_{chg} = I_L \left(\frac{di_F}{dt}\right).$$

Therefore, the capacitor voltage droop due to the discharging is given by

$$\Delta V_C = \frac{1}{C_F} \int_0^{T_{chg}} i_C dt = \frac{I_L T_{chg}}{2C_F}.$$  \hspace{1cm} (7)

From (4)–(7), to keep the voltage droop within regulation spec $\Delta V_{L(spc)}$, the minimum required output-filter capacitance is

$$C_F > \frac{I_L^2}{2\Delta I_F \Delta V_L f_s} D.$$  \hspace{1cm} (8)

Similar derivation can be used to estimate the minimum required output-filter capacitance to keep the voltage change during the step-down transient within the regulation band. Considering both situations, the required minimum output-filter capacitance is

$$C_F > \frac{I_L^2}{2\Delta I_F \Delta V_L f_s} \max(D, 1 - D).$$

(9)

Therefore, 50% duty-cycle gives the smallest possible capacitance for given specifications. Fig. 15, generated from (9), clearly shows that 5 V input requires less capacitance because its duty-cycle is closer to 50%. In fact, for a given output voltage $V_o$ and a given output-filter-inductor current ripple $\Delta I_F$, a smaller inductance $L_F$ is needed for a lower input voltage $V_{in}$. Since the current change in a smaller inductance is faster, the charging and discharging times of the inductor are faster, requiring a smaller output-filter capacitance to keep the output voltage within the regulation spec.
IV. SIMULATION VERIFICATION

To verify the design curves given in Figs. 4–7 and 15, and to establish a criterion for the control-loop bandwidth selection, a number of PSPICE simulations were performed. The simulation results for a 1.8 V/20 A on-board converter supplying a processor with the 25 A/μs current slew rate are presented in Figs. 16–18, while the circuit parameters and component values used in the simulations are listed in Table III. These closed-loop simulations were performed at two switching frequencies, i.e., 300 and 750 kHz, and for various bandwidths of the voltage control loop, assuming a 10% output-filter-inductor current ripple and the minimum output-filter capacitance calculated from (9).

Fig. 16 shows the typical processor voltage waveform during transients similar to that of Fig. 2. As indicated in the figure, the initial voltage deviation ΔV_L, which also determines the maximum voltage deviation, is caused by the interaction of parasitic interconnect inductance L_intern and board capacitance C_BOARD. After this initial deviation, the transient response is governed by the power stage parameters (L_F and C_F) and the bandwidth of the control loop. Also indicated in Fig. 16 is the ±5% V_L (±90 mV) voltage-regulation band that assumes the ideal voltage-set accuracy (Table I).

Fig. 17 shows the PSPICE simulated transient voltage waveforms of a processor supplied by an on-board converter operating at 300 kHz with different crossover frequencies f_c: (a) f_c = 0.1 f_s = 30 kHz, (b) f_c = 0.3 f_s = 90 kHz, (c) f_c = 0.02 f_s = 6 kHz.

As can be seen from Fig. 17(a) and (b), there is no noticeable difference between the transient responses for the control-loop bandwidths of f_c = 0.1 f_s = 30 kHz [Fig. 17(a)] and f_c = 0.3 f_s = 90 kHz [Fig. 17(b)]. Both loop bandwidths are sufficient to keep the transient voltage within the regulation band with the minimum output-filter capacitance of 2.5 μF.
The transient voltage waveforms are not affected by the loop bandwidth because for both bandwidths the change of the EA output voltage is slew-rate limited due to the relatively large EA gains necessary to achieve these control-loop bandwidths. Namely, because minimum $C_F$ is determined from the transient voltage considerations (9) and not from the output-voltage ripple considerations, the value of $C_F$ is much larger than that in conventional designs. As a result, the power stage filter frequency [$f_{0c}$ in Fig. 12(a)] is very low. Therefore, to obtain a relatively modest crossover frequency, e.g., $f_c = 0.1 f_s$, the gain of the EA has to be high to make up for the power stage attenuation. Because of a high gain, the EA output is slew-rate limited even for relatively small voltage differences (errors) at the EA inputs [7].

However, as shown in Fig. 17(c), if the bandwidth of the loop is reduced too much, e.g., $f_c = 0.02 f_s = 6$ kHz, the transient voltage response is too slow to keep the voltage within the specified range. In this case, the reduction of the control-loop bandwidth requires that the EA gain, and therefore the EA bandwidth, be reduced to the point where the rate of change of the EA output voltage is not limited by the EA slew-rate but rather by its low bandwidth. As a result, the output of the EA, and consequently the duty cycle of the switch, requires too many cycles to change to the extreme ($D = 1$), causing the output-filter capacitor voltage to fall below the regulation range limits.

From the above explanations, it can be concluded that the on-board converters do not need very high control-loop bandwidths to minimize the output-filter capacitor size. In fact, modest bandwidths of $0.1 f_s$ to $0.2 f_s$ were found to give satisfactory performance. However, since the response of the EA is slew-rate limited, the selection of the EA with a proper slew rate is of the utmost importance. As illustrated in Fig. 18(a), if the same EA (SR$_{max} = 0.25$ V/μs) is used in an on-board converter operating at $f_s = 750$ kHz and with $f_c = 0.1 f_s = 75$ kHz, the transient response of the processor voltage cannot meet the specifications. Namely, for the switching frequency of 750 kHz, the slew rate of 0.25 V/μs is not fast enough to change the duty cycle of the switch to the extreme ($D = 1$) in a couple of cycles because the switching period is very much reduced. However, if the EA is implemented with an operational amplifier that has a higher slew rate, as for example, SR$_{max} = 1.2$ V/μs, the voltage transient can meet the spec for the same (minimum) output-filter capacitance and crossover frequency, as illustrated in Fig. 18(b).
According to the above discussion, the required slew rate of the EA amplifier, necessary to ensure that the extreme duty-cycle change will occur in less than two switching periods, can be calculated from

\[
SR_1 > \frac{DV_{\text{ramp}}}{2(1/f_s)} = \frac{V_r V_{\text{ramp}}}{2V_{\text{in}}} f_s \tag{10}
\]

for active-to-sleep mode transition, i.e., duty cycle change from \(D = V_r/V_{\text{in}}\) (steady-state duty cycle) to \(D = 0\), and

\[
SR_2 > \frac{V_{\text{ramp}} - DV_{\text{ramp}}}{2(1/f_s)} = \frac{V_{\text{ramp}}}{2} \left(1 - \frac{V_r}{V_{\text{in}}} \right) f_s \tag{11}
\]

for sleep-to-active mode transition, i.e., duty cycle change from \(D = V_r/V_{\text{in}}\) (steady-state duty cycle) to \(D = 1\).

In (10) and (11), \(V_{\text{ramp}}\) is the oscillator ramp height, as shown in Fig. 11, and the term \(DV_{\text{ramp}}\) represents the EA output voltage steady-state value (when transients are settled). From (10) and (11), the minimum required EA slew rate is

\[
SR \geq \max(SR_1, SR_2). \tag{12}
\]

Selecting the EA slew rate according to (12) ensures that the transient voltage specifications are met with the minimum output filter capacitance calculated from (9) (i.e., Fig. 15). In the example given in Fig. 17, the required calculated minimum slew rate of the EA is 0.17 A/μs, while the corresponding slew rate for the circuit in Fig. 18 is 0.43 A/μs.

V. SUMMARY

The design guidelines of the on-board dc/dc module for low voltage, fast slew rate microprocessors have been presented. The effects of slew rate, interconnect inductance, on-board capacitance, and its ESR and ESL have been analyzed. Selection criteria for input voltage, output capacitor, switching frequency, and control-loop bandwidth are given.

REFERENCES


Michael T. Zhang (S'95) received the B.S. degree from Fudan University, Shanghai, China, in 1989, and the M.S. degree from Virginia Polytechnic Institute and State University, Blacksburg, VA, in 1992, both in physics. Since 1992 he has been working toward the Ph.D. degree at the Bradley Department of Electrical Engineering, Virginia Polytechnic Institute and State University.

From 1989 to 1990, he was employed as an Engineer at the Nondestructive Testing Center of the Shanghai Nonferrous Corporation, Shanghai, China.

He is now a Research Assistant at the Virginia Power Electronics Center (VPEC). His research interests include low-voltage power supplies, power supply thermal and EMI analyses, soft-switching and power-factor-correction techniques.

Milan M. Jovanović (S'85–M'88–SM'89) received the Dipl.Ing. degree in electrical engineering from the University of Belgrade, Yugoslavia, the M.Sc.E.E. from the University of Novi Sad, Yugoslavia, and the Ph.D. degree in electrical engineering from Virginia Polytechnic Institute and State University (Virginia Tech), Blacksburg.

He was on the faculty at the Institute for Power and Electronics at the University of Novi Sad from 1976 to 1983. From 1983 until 1991, he was with the Virginia Power Electronics Center (VPEC) at Virginia Tech. Currently, he is Director of Advanced Research and Development of Delta Power Electronics Lab., Inc. located in Blacksburg, Virginia, and Adjunct Professor in the Electrical Engineering Department at Virginia Tech. His 19-year experience includes the analysis and design of high-frequency, high-power density power processors; modeling, testing, evaluation, and application of high-power semiconductor devices; analysis and design of magnetic devices; and low-voltage analog and mixed-signal electronics circuits. His current research is focused on power conversion and management issues for portable data-processing equipment, design optimization methods for low-voltage power supplies, distributed power systems, and design optimization issues related to the Energy Star ("green power") requirements for desktop-computer power supplies.

Dr. Jovanović is a member of Sigma Xi Scientific Society and a member of Phi Kappa Phi andEta Kappa Nu Honor Societies.

Fred C. Lee (S'72–M'74–SM'87–F'90) received the B.S. degree in electrical engineering from the National Cheng Kung University in Taiwan in 1968, and the M.S. and Ph.D. degrees from Duke University, Durham, NC, in 1971 and 1974, respectively.

He holds the Lewis A. Hester Chair of Engineering at Virginia Tech and was the James S. Tucker endowed professor in the Bradley Department of Electrical Engineering. He is the founder and director of the Virginia Power Electronics Center (VPEC), a Technology Development Center of Virginia's Center for Innovative Technology (CIT). Under his leadership, VPEC has become one of the largest university-based power electronics research centers in the country. The Center's Industry Partnership Program has enrolled more than 70 companies from around the world. His research interests include high-frequency power conversion, distributed power systems, space power systems, device characterization, and modeling and control of converters and design optimization. During his career, he has published more than 100 refereed journal papers, more than 200 technical papers in national and international conferences, and over 150 industry and government reports. He currently holds 14 U.S. patents.

Dr. Lee is a recipient of the 1985 Ralph R. Teeter Educational Award of the Society of Automotive Engineering, the 1989 William E. Newell Power Electronics Award of the IEEE Power Electronics Society, the 1990 PCTIM Award for Leadership in Power Electronics Education, and the 1990 Virginia Tech Alumni Award for Research Excellence. He is a Past President of the IEEE Power Electronics Society.